# Novel FGMOS based Voltage Differencing Buffered Amplifier and its Filter Applications

Akanksha Ninawe Indian Institute of Technology Delhi New Delhi, India email: iitd.akanksha@gmail.com Himani Kanwar Netaji Subhas Institute of Technology New Delhi, India email: himani.himani2@gmail.com

Richa Srivastava, Devesh Singh A.K.G. Engineering College Ghaziabad, India emails: {richa\_ec@yahoo.co.in, dsinghece@gmail.com}

Abstract—The work presents Floating Gate MOS (FGMOS) based low-voltage, low-power (LV/LP) variant of recently proposed Voltage Differencing Buffered Amplifier (VDBA). The proposed topology operates at low supply of ±1.35V with total power consumption of 0.745mW. The linearity of the Operational Transconductance Amplifier (OTA) stage of the proposed active element is observed to increase compared to the conventional VDBA and the same has been proved for several supply voltages. The application of the proposed circuit is verified through robust resistorless voltage mode universal biquad filters which are observed to implement standard filter functions. The simulations are performed through SPICE in 0.18µm technology to validate the workability of the proposed circuit. The work is intended to find applications in lowvoltage, low-power battery-operated medical devices and other analog signal processing circuits.

Keywords-FGMOS; Voltage Differencing Buffered Amplifier (VDBA); Operational Transconductance Amplifier (OTA); Universal Filter; Analog Signal Processing

# I. INTRODUCTION

Analog signal processing (ASP) with the use of active elements employing Voltage Mode (VM) techniques is seen in existing research. VM techniques offer several advantages [1]. Among several VM active elements, VDBA has attractive properties of current mode technology such as reduced power consumption, larger bandwidth, wider linearity and higher slew rate compared to OP-AMP [2]. Furthermore, lower output impedance of VDBA compared to OTA eliminates loading effect which is suitable for VM circuit synthesis. These evidences demand ASP circuits with VDBA as a building block. Several modifications of VDBA have been suggested by Sotner et al. [3].

The demand for LV/LP electronics is inevitable in modern portable consumer electronics and battery-operated wearable and implantable biomedical devices. FGMOS techniques have dominated in this field of research with advantages of flexibility, controllability and tunability. Moreover, narrower bandwidth and relatively lower transconductance compared to the conventional MOS transistor are attractive features for biomedical devices since biological signals have extremely low amplitude and frequency. Applications of FGMOS in voltage buffer, analog inverter, winner-take-all (WTA), neural networks, electronic programming. squarers. current mirrors. multipliers. digital-to-analog and analog-to-digital converters have been reported [4]. Several research publications have dealt with CMOS implementations of VDBA [2][3][5]. Few VM active elements have been designed using the FG technique, such as Op Amp [6], OTA [7]-[10] and class AB output stage for CMOS Op-Amps [11]. As per authors' knowledge, suitable literature related to FGMOS based VDBA was not found.

This paper introduces a favorable structure of a new FGMOS VDBA suitable for VM ASP described in Section II. Implementation of second order active filters has been possible with the utilization of the active block. Two VM filters containing the proposed VDBA have been simulated and are given in Section III. The workability of the proposed circuits is confirmed by PSPICE simulations. These are discussed in Section IV. A comparison of the previously reported and the proposed VDBA is done. The use of proposed VDBA is confirmed with its applications to first and second form biquads and their capability in generating all filter functions. Section V concludes the results obtained.

# II. PROPOSED FGMOS REALIZATION OF VDBA

Conception of the classical VDBA has been formulated in [2][5][12]. Using standard notation, port currents and voltages of CMOS VDBA can be described by (1):

$$\begin{bmatrix} I_P \\ I_N \\ I_Z \\ V_W \end{bmatrix} = \begin{bmatrix} 0 & 0 & 0 & 0 \\ 0 & 0 & 0 & 0 \\ g_m & -g_m & 0 & 0 \\ 0 & 0 & \alpha & 0 \end{bmatrix} \begin{bmatrix} V_P \\ V_N \\ V_Z \\ I_W \end{bmatrix}$$
(1)

 $g_m$  is transconductance of VDBA,  $\alpha$  is the corresponding voltage ratio ( $\alpha = 1 - \varepsilon_v$ ) and  $\varepsilon_v$  is voltage tracking error. The circuit symbol and schematic implementation of the proposed VDBA are shown in Figures 1 and 2 respectively. It has two fundamental blocks: OTA (M<sub>1</sub>-M<sub>9</sub>) and voltage buffer (M<sub>10</sub>-M<sub>16</sub>), both are realized by FGMOS variants of MOS differential pairs. FGMOS differential pair has been employed in OTA to ensure low voltage operation because of low FGMOS threshold voltage. In the differential pair

formed by two floating gate (FG) transistors M1 and M2, one control input of each transistor is used for signal processing purpose, other control input is used for biasing, and hence an adjustable threshold voltage is achieved. The differential input voltage  $V_{in} = V_{FG1} - V_{FG2}$ , produces an output current that is voltage controlled current source (VCCS) [2].  $V_{FG1}$  is the FG voltage at M1 given by  $V_{FG1}$  =  $\frac{c_1}{c_T}V_N + \frac{c_2}{c_T}V_{bias}$  and the FG voltage at M2 is given by  $V_{FG2} = \frac{c_1}{c_T} V_P + \frac{c_2}{c_T} V_{bias}$ , where C<sub>T</sub> is total capacitance, C<sub>T</sub> =  $C_1+C_2+C_{GS}+C_{GD}$ .  $C_1$  and  $C_2$  are the FG capacitances. The current mirror load for the OTA is formed by M5 and M6. A voltage buffer is used in the output stage of the proposed circuit. It consists of a differential amplifier (M10 - M13) and a feedback transistor M14. The first control input of FGMOS M10 is V<sub>Z</sub> terminal voltage. The input range of the OTA increases by the use of FGMOS transistors. The assumption is that identical MOSFETs and identical FGMOS transistors are used and all operate in saturation.







Figure 2. FGMOS implementation of the VDBA

*Calculation of input range of the proposed OTA:* Condition for M2 to be in saturation is given by

and 
$$V_{D2} \ge V_{FG2} - V_{T2}$$
 (2)  
 $V_{D2} = V_{G4}$  (3)

 $V_{GS4} = V_{ov4} + V_{T4}$  (4) V<sub>ovi</sub> and V<sub>Ti</sub> are respectively the overdrive and threshold

voltages of 
$$i^{th}$$
 transistor. (4) can be expressed as  
 $V_{CA} - V_{CA} = V_{CAA} + V_{TA}$  (5)

Substituting 
$$V_{S4}=V_{DD}$$
 in (5) gives

$$V_{G4} = V_{ov4} + V_{T4} + V_{DD}$$
 (6)  
Using (2), (3) and (6) gives

$$V_{ov4} + V_{T4} + V_{DD} \ge V_{FG2} - V_{T2}$$
(7)  
From Figure 2 the FG voltage of M2 is given as

$$V_{FG2} = \frac{c_1}{c_2} V_P + \frac{c_2}{c_2} V_{bias}$$
(8)

where  $C_1$  and  $C_2$  are the capacitances of FGMOS transistor and  $C_T=C_1+C_2+C_{GS}+C_{GD}$ , is the total capacitance. Substituting  $V_{FG2}$  from (8) in (7) gives

$$V_{ov4} + V_{T4} + V_{DD} \ge \frac{c_1}{c_T} V_P + \frac{c_2}{c_T} V_{bias} - V_{T2}$$
(9)

$$V_P \le \frac{c_1}{c_1} V_{ov4} + \frac{c_1}{c_1} V_{T4} + \frac{c_1}{c_1} V_{DD} - \frac{c_2}{c_1} V_{bias} + \frac{c_1}{c_1} V_{T2}$$
 (10)  
If C<sub>1</sub>=C<sub>2</sub> and C<sub>T</sub>  $\approx$  C<sub>1</sub>+C<sub>2</sub>, then (10) can be reduced to

 $V_P \le 2V_{DD} + 2V_{ov4} + 2V_{T4} - V_{bias} + 2V_{T2}$ (11) The maximum input range of conventional VDBA is [2]

$$V_P \le V_{DD} + V_{0V4} + V_{T4} + V_{T2} \tag{12}$$

On comparing (11) and (12), maximum input range is seen higher for proposed VDBA compared to the conventional. This has been proved through simulations in Section IV. Circuits proposed in the work are based on the simulation model of a 2 - input FGMOS transistor. It is assumed that the bulk transconductance of FGMOS is negligibly small.

#### FILTER APPLICATIONS

III.

This section discusses filter applications of proposed VDBA. The filters consist of two cascaded FGMOS VDBA with two capacitors as passive components. Robust biquad filter configurations employing CMOS based VDBA have been proposed by Kacar et al. [2]. The proposed biquads (Figures 3 and 4) exhibiting filter functions are obtained on similar lines with the objective of low voltage operation. The nodal analysis of the proposed filters yield transfer functions given by (13) and (14). The relations for natural frequency and quality factor of FGMOS based Biquad 1 and Biquad 2 circuits are given by (15) and (16) respectively. For both biquads to realize standard filter functions, different values of  $V_1$ ,  $V_2$  and  $V_3$  can be employed as given by Kacar et al. [2].



Figure 3. Proposed biquad 1 showing several filter functions

$$V_o = \frac{V_3 \alpha_2 s^2 + V_2 \frac{g_{mF2} \alpha_1 \alpha_2}{C_2} s + V_1 \frac{g_{mF1} g_{mF2} \alpha_1 \alpha_2}{C_1 C_2}}{s^2 + s \frac{g_{mF2} c_1 \alpha_2}{C_1 C_2} + \frac{g_{mF1} g_{mF2} \alpha_1}{C_1 C_2}}$$
(13)

$$V_o = \frac{V_3 \alpha_2 s^2 - V_2 \frac{g_{mF2} \alpha_2}{c_2} s + V_1 \frac{g_{mF1} g_{mF2} \alpha_1 \alpha_2}{c_1 c_2}}{s^2 + s \frac{1}{s_1 c_2} + \frac{g_{mF1} g_{mF2} g_{mF2} \alpha_1 \alpha_2}{c_1 c_2}}$$
(14)

$$f_0(\text{Biquad 1}) = \frac{1}{2\pi} \sqrt{\frac{g_{mF1}g_{mF2}\alpha_1}{c_1 c_2}}$$
 (15a)

$$Q(\text{Biquad 1}) = \frac{1}{\alpha_2} \sqrt{\frac{g_{mF1}C_2\alpha_2}{g_{mF2}C_1}}$$
(15b)

$$f_0(\text{Biquad 2}) = \frac{1}{2\pi} \sqrt{\frac{g_{mF1}g_{mF2}\alpha_1\alpha_2}{c_1c_2}}$$
 (16a)

$$Q(\text{Biquad 2}) = R_1 \sqrt{\frac{g_{mF1}g_{mF2}c_2\alpha_1\alpha_2}{c_1}}$$
 (16b)



rigure 4. Proposed biquad 2 showing several filter function

# IV. SIMULATION RESULTS

All simulations are done with TSMC CMOS 0.18 µm technology, supply voltage  $\pm 1.35V$ ,  $C_{F1} = C_{F2} = 200$  fF. Model suggested by Rodriguez-Villegas [13] has been used to overcome DC convergence error because of FG. Aspect ratio values of transistors are given in Table I. Comparison of previous topologies with the proposed is done in Table II. An increase in the input range of OTA section of the proposed VDBA is seen. Reduced power consumption and transconductance is also observed. Increased bandwidth of the OTA stage is also seen. The gain of buffer stage of the proposed VDBA is ~1 and more reliable compared to previous topologies. DC transfer characteristic of the output stage of the proposed VDBA at bias voltages  $V_{B1} = 1V$  and  $V_{B2} = 0.45V$  is shown in Figure 5, where the linearity extends from -1V to +1.5V. The  $I_Z$  versus  $V_P$  and  $V_N$  is shown in Figure 6. The linearity extends in the range  $\pm 0.4V$ while a non-linear behavior is observed elsewhere. The operation of OTA stage of the proposed VDBA, depicting I<sub>Z</sub> against V<sub>P</sub> for different supply voltages is seen in Figure 7. Though the swing for which the OTA justifies its operation decreases by reducing the power supply; approximately  $\pm 350 \ \mu$ A at supply voltage of  $\pm 1.45$ V,  $\pm 300 \ \mu$ A at supply voltage of  $\pm 1.35V$ ,  $\pm 250 \mu A$  at supply voltage of  $\pm 1.25V$ and  $\pm 200 \ \mu$ A at supply voltage of  $\pm 1.15$ V, the current swing provided for conventional VDBA reported in [2], is around  $\pm 140 \mu$ A, and that too for a supply voltage of  $\pm 1.5$ V which is high enough compared to the one simulated for the proposed VDBA. The linearity observed is in the range  $\pm 0.4V$  for the proposed VDBA performed at different supply voltages, while the linearity extends only upto a threshold of  $\pm 0.2V$  for the conventional VDBA [6]. This increase in the range of operation of the proposed VDBA can be accounted for the fact that the equivalent capacitance ratio,  $C_i/C_T$  (FG capacitance  $C_i$ ) scales down the effective input signal at FG, resulting in a wider range. The frequency response depicting the transconductance of OTA stage and complete proposed VDBA are shown in Figures 8 and 9. One out of the two inputs of FGMOS transistors in the OTA stage is grounded. The transconductance of OTA stage of the proposed VDBA at bias voltage of 0.41V is 483µA/V. The bandwidth of input stage of the OTA is found to be 385 MHz at  $V_b$  = -0.41V. Biquad 1 implemented using FGMOS VDBA depicting standard filter functions are shown in Figure 10.

TABLE I. ASPECT RATIOS OF THE TRANSISTORS OF PROPOSED VDBA

| Transistors                                          | W(µm) | L(µm) |
|------------------------------------------------------|-------|-------|
| $M_1, M_2, M_3, M_4, M_{10}, M_{11}, M_{15}, M_{16}$ | 7     | 0.35  |
| M <sub>5</sub> , M <sub>6</sub>                      | 21    | 0.7   |
| M <sub>7</sub> , M <sub>8</sub>                      | 7     | 0.7   |
| M <sub>9</sub>                                       | 3.5   | 0.7   |
| M <sub>12</sub> , M <sub>13</sub> , M <sub>14</sub>  | 14    | 0.35  |

TABLE II. COMPARISON OF CONVENTIONAL AND PROPOSED VDBA

| Comparison                                                                                 | DO-VDBA                                                               | FB-VDBA                                                              | Conventional                                                                          | Proposed                                                                                |
|--------------------------------------------------------------------------------------------|-----------------------------------------------------------------------|----------------------------------------------------------------------|---------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------|
| Parameters                                                                                 | [3]                                                                   | [3]                                                                  | VDBA [2]                                                                              | VDBA                                                                                    |
| Technology (µm)                                                                            | 0.18                                                                  | 0.18                                                                 | 0.35                                                                                  | 0.18                                                                                    |
| Supply (V)                                                                                 | ± 1.2                                                                 | ± 1.2                                                                | ± 1.5                                                                                 | ± 1.35                                                                                  |
| No. of transistors                                                                         | 8 MOS                                                                 | 16 MOS                                                               | 16 MOS                                                                                | 12 MOS +<br>4 FGMOS                                                                     |
| Input range of<br>OTA section(mV)                                                          | $\pm 200$                                                             | $\pm 200$                                                            | ±200                                                                                  | ±400                                                                                    |
| Power                                                                                      | Not reported                                                          | Not reported                                                         | 0.97 mW                                                                               | 0.745 mW                                                                                |
| Output impedance at $V_w(k\Omega)$                                                         | 0.053                                                                 | 130                                                                  | Not reported                                                                          | 1.132                                                                                   |
| $\begin{array}{l} Transconductance \\ \left( g_{m}\right) \left( \mu S\right) \end{array}$ | $\begin{array}{c} 865 \text{ at } I_{B} = \\ 100 \ \mu A \end{array}$ | $\begin{array}{c} 1740 \text{ at } I_B = \\ 100 \ \mu A \end{array}$ | $\begin{array}{l} 748 \text{ at } V_{B1} = \\ 0.44 V,  V_{B2} = \\ 0.9 V \end{array}$ | $\begin{array}{l} 483 \text{ at } V_{B1} = \\ 0.41 V,  V_{B2} = \\ 0.643 V \end{array}$ |
| Port z impedance<br>(kΩ)                                                                   | 170                                                                   | 130                                                                  | Not reported                                                                          | 101.9                                                                                   |
| Bandwidth of<br>OTA stage (MHz)                                                            | $217 \text{ at } I_B = 100 \ \mu A$                                   | $70 \text{ at } I_B = 100 \ \mu A$                                   | Not reported                                                                          | $385 \text{ at } V_b = -0.41 \text{V}$                                                  |
| Gain of buffer<br>stage $(V_w/V_z)$                                                        | 0.962                                                                 | 0.962                                                                | Not reported                                                                          | 0.97                                                                                    |

Passive component values chosen are  $C_1 = C_2 = 100 \text{pF}$  and transconductances  $g_{mF1} = g_{mF2} = 483 \mu \text{A/V}$ . VM biquad in Figure 4 were designed for  $f_0 = 0.815$  MHz and Q-factor of 1. Various responses of the proposed universal filter (Figure 4) are shown in Figure 11. For simulations, equal passive capacitance values  $C_1 = C_2 = 100 \text{pF}$  and  $R_1 = 5 \text{k}\Omega$  are chosen for natural frequency of 0.815 MHz and Q-factor of 1.024. It is seen from the frequency responses of Figures 10 and 11 that the proposed filters are capable of performing standard filter functions. The simulation results emphasize high linearity and high performance of the proposed VDBA in terms of reduced power consumption.

## V. CONCLUSION

A new FGMOS realization of VDBA that operates on low voltage with reduced power consumption was presented. Realization of resistorless voltage mode biquad filters is possible with the proposed FGMOS based VDBA and are seen to implement standard filter functions. The benefits of the new proposed VDBA on the filter performance include low-power implementation and simpler circuitry. The proposed circuit and universal filters are intended to find applications in LV/LP ASP and consumer electronics.

## ACKNOWLEDGEMENT

The work was carried out at Netaji Subhas Institute of Technology, New Delhi (University of Delhi) as a partial fulfillment of Engineering Degree.



Figure 9. Frequency response of complete proposed VDBA



Figure 10. Various responses of proposed universal filter (Biquad 1)



Figure 11. Various responses of proposed universal filter (Biquad 2)

#### REFERENCES

- F. Yuan, "Voltage-mode versus current-mode: A critical comparison" in CMOS Current-Mode Circuits for Data Communications, 2007, pp. 1-12.
- [2] F. Kacar, A. Yesil, and A. Noori, "New CMOS realization of voltage differencing buffered amplifier and its biquad filter applications", Radioengineering, vol. 21(1), 2012, pp. 333-339.
- [3] R. Sotner, J. Jerabek, and N. Herencsar, "Voltage differencing buffered/inverted amplifiers and their applications for signal generation", Radioengineering, 22 (2), 2013 pp. 490-504.
- [4] A. Ninawe, R. Srivastava, A. Dewaker, and M. Gupta, "Design of low-voltage, low-power FGMOS based voltage buffer, analog inverter and winner-take-all analog signal processing circuits", Circuits Syst, vol. 7, 2016, pp. 1-10.
- [5] D. Biolek, R. Senani, V. Biolkova and, Z. Kolka, "Active elements for analog signal processing: classification, review, and new proposals", Radioengineering, vol. 17 (4), 2008, pp. 15-32.
- [6] E. R. Ruotsalainen, K. Lasanen, and J. Kostamovaara, "A 1.2 V micropower CMOS op amp with floating-gate input transistors," 43rd IEEE MWCAS, vol. 2, 2000, pp. 794-797.
- [7] Z. Alsibai, Floating-gate operational transconductance amplifier, 2013, IJIEE, vol. 3(4), 2013, pp. 361-364, DOI: 10.7763/IJIEE.2013.V3.335
- [8] O. Naess and Y.Berg, "Tunable floating-gate low-voltage transconductor", IEEE Int. Symp. Circuits and Systems, vol.4, 2002, pp. 663-666.
- [9] V.S. Babu, A. Sekhar, R. Salini Devi, and M.R. Baiju, "Floating gate MOSFET based operational transconductance amplifier and study of mismatch", 4<sup>th</sup> IEEE C IND ELECT APPL, 2009, pp. 127-132.
- [10] Y. Berg, O. Naess and M. Hovin, "Ultra low voltage floating-gate transconductance amplifier with tunable gain and linearity", IEEE INT SYMP CIRC S, vol.3, 2000, pp. 343 – 346.
- [11] R.G. Carvajal, A. Torralba, J. Tombs, F. Muñoz, and J. Ramírez-Angulo, "Low voltage class AB output stage for CMOS Op-amps using multiple input floating gate transistors", AICSP, vol. 36(3), 2003, pp. 245-249.
- [12] V. Biolkova, Z. Kolka, and D. Biolek, "Fully balanced voltage differencing buffered amplifier and its applications", 52<sup>nd</sup> IEEE MWCAS, 2009, pp. 45- 48.
- [13] E. Rodriguez-Villegas, "Low power and low voltage circuit design with the FGMOS transistor", IET CIRC DEVICE SYST, 2006. ISBN: 086341